# EE 223 Homework 5 Two-Stage OPAMP with RC Compensation Enrique Hernandez November 27, 2018

# 1. Design the circuit to meet the key spec parameters.

a. Hand Calculations

### Parameters given:

- AV = 60 dB
- GBW = 100 MHz
- PM > 60°
- GM > 12 dB
- SR > 60 V/us
- Power < 2.5mV
- C<sub>L</sub> = 5 pF
- $KP_n = 300 \text{ uA/V}^2$
- $KP_p = 160 \text{ uA/V}^2$
- Vdsat = 0.2 V
- I<sub>B</sub> = 100 uA



$$I_{c} = \frac{9m_{1}VJ_{5}at}{2} \qquad f_{c} = \frac{4}{2\pi} \cdot \frac{9m_{1}}{C}$$

$$I_{004} = \frac{9m_{1}(0.2)}{2} \qquad C_{c} = \frac{3m_{1}}{2\pi} \cdot \frac{9m_{1}}{2\pi}$$

$$\frac{2(1004)}{2 \cdot 2} = 9m_{1} \qquad 9m_{1} = 1m_{5} \qquad 9m_{1} = 1m_{5} \qquad 9m_{1} = 1m_{5} \qquad \frac{2ID}{k_{fr}(V_{35}V_{7h})} = \frac{2ID}{k_{fr}(V_{35}V_{7h})}$$

# b. Schematic



Figure 1: Two stage OPAMP schematic

- 2. Unity Gain Configuration DC simulation
  - a. Figure 2 shows the operating region of the transistors as well as the node voltages. The sizes used in figure 1 and 2 are the same. The size of the signal transistor(NMO) is different than the designed size. This is because the gain and phase margin specs were not meet with designed values. One way to increase the gain and phase margin of the OPAMP is by increasing the signal transistor's size. As well as the compensation RC circuit.



Figure 2: Two Stage OPAMP DC Operating values.

B. Figure 3 shows the current sick by the OPAMP, using it the power consumption can be calculated. PW = 1.8V\*1.32797mA = 2.39mW



Figure 3: Two Stage OPAMP power consumption.

# 3. AC Response of the OPAMP

- a. Figure 4 shows the fallowing information, DC gain( $A_0$ ), -3dB bandwidth ( $W_{-3db}$ ) and unity gain bandwidth( $w_u$ ).
- b. Calculating W<sub>u</sub> base on the plot.

$$W_u = A_0 * W_{-3db} = 10^{(61.868/20)} * 82.671 * 10^3 = 102.5 MHz$$

- c. Unity gain bandwidth from the plot,  $W_u$   $^{\circ}$  99.9579
- d. There is a difference between the expected and the actual unity gain bandwidth. I think it is due to several reasons. One of the reasons is because the curser on the plot is not exactly on the Zero dB point. Another reason can be because the parasitics of the transistors can be affecting the performance of the OPAMP.



Figure 4: AC response of the OPAMP.

# 4. Transient Response.

a. Figure 5 shows the Slew rate of the OPAMP. SR = 74.29 MV/S



Figure 5: Transient response of the OPAMP.

- 5. Replacing Rz with a PMOS transistor.
  - a. Figure 6 shows the transistors sizes and figure 7 shows the transistors DC operating values. The transistors have been size to meet the require specs.



Figure 6: Two stage OPAMP with PMOS as a compensation Rz transistor sizes.



Figure 7: Two stage OPAMP with PMOS as a compensation Rz DC operating values and node voltages.

b. Figure 8 shows the current sink by the OPAMP with a PMOS as Rz compensation, using it the power consumption can be calculated.

PW = 1.8V\*1.34207mA = 2.416mW



Figure 8: OPAMP with PMOS as a compensation Rz power consumption.

- c. AC response of the Two stage OPAMP with PMOS as a compensation Rz.
- d. Figure 9 shows the fallowing information, DC gain( $A_0$ ), -3dB bandwidth ( $W_{-3db}$ ) and unity gain bandwidth( $w_u$ ).
- e. Calculating W<sub>u</sub> base on the plot.

$$W_u = A_0 * W_{-3db} = 10^{(62.68/20)} * 85.271 * 10^3 = 115.958 MHz$$

f. Unity gain bandwidth from the plot,  $W_u^*$  100.3MHZ



Figure 9: AC responses of the OPAMP with PMOS as a compensation Rz where  $A_0$ =1359.88  $W_{-3dB}$ = 85.3KHZ,  $W_u$ =100MHZ, PM = 60° and GM = 19 dB.

g. Transient response. Figure 10 shows the slew rate of the OPAMP with PMOS as a compensation Rz.



Figure 10: Transient response of OPAMP with PMOS as a compensation Rz.